60838 - Vivado IP Integrator, Block Memory Generator - "[BD 41-237] Bus Interface property MASTER_TYPE does not match between /axi_bram_ctrl_0_bram/BRAM_PORTA(BRAM_CTRL) and /BRAM_PORTA(OTHER)"? Description When trying to create a HDL wrapper for a block diagram, I receive the followin...