When SET pin is tied to AGND, VTH(SWS) is set at its low level of 4 V for realizing full ZVS, which allows the low-side switch (QL) to be turned on when the switch-node voltage drops close to 0 V. When SET pin is tied to REF pin, VTH(SWS) is set at 8.5 V for ...